A 14-bit 2.5GS/s and 5GS/s RF sampling ADC with background calibration and dither.

Symposium on VLSI Circuits-Digest of Papers(2016)

引用 53|浏览58
暂无评分
摘要
We describe a 14-bit 2.5GS/s non-interleaved pipelined ADC that relies on correlation-based background calibrations to correct the inter-stage gain, settling (dynamic), kick-back and memory errors. A new technique is employed to inject a large dither signal on the input to dither the non-linear kick-back on the ADC driver, and another large dither signal is injected to dither any residual non-linearity in the pipeline. In order to correct the effect of aging on the comparators, a new background calibration technique is employed to correct the comparator offsets. The ADC is fabricated as a dual in a 28nm CMOS process. An optional interleaved mode is provided, where the two ADCs on chip are time-interleaved to obtain a single 14-bit 5GS/s ADC. Background calibration of offset and gain mismatch and fixed calibration of timing mismatch between the two channels are implemented on chip.
更多
查看译文
关键词
non-interleaved pipelined ADC,correlation-based background calibrations,inter-stage gain,memory errors,dither signal,nonlinear kick-back,ADC driver,residual nonlinearity,background calibration technique,comparator offsets,CMOS process,optional interleaved mode,gain mismatch,timing mismatch,word length 14 bit,size 28 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要