A 28.3 Gb/s 7.3 pJ/bit 35 dB backplane transceiver with eye sampling phase adaptation in 28 nm CMOS.

Symposium on VLSI Circuits-Digest of Papers(2016)

引用 1|浏览65
暂无评分
摘要
28.3 Gb/s transceiver with 35 dB channel loss equalization is presented. The transmitter deploys 3-tap feed forward equalizer (FFE). The driver employs the hybrid architecture of low voltage differential signaling (LVDS) and source-series-terminated (SST) driver which enables the low power consumption and output signal amplitude fine tune. The receiver comprised with continuous time linear equalizer (CTLE) and 2-tap loop unrolled decision feedback equalizer (DFE). It saves the power consumption by not applying DFE at the eye edge, and increases the eye margin with adaptive sampling clock phase adjustment capability. The transceiver is composed of one PLL and four lanes, occupies 1.67 mm(2) and consumes 829 mW (7.3 pJ/bit).
更多
查看译文
关键词
adaptive sampling clock phase adjustment capability,2-tap loop unrolled decision feedback equalizer,continuous time linear equalizer,receiver,signal amplitude,low power consumption,source-series-terminated driver,LVDS,low voltage differential signaling,hybrid architecture,3-tap feed forward equalizer,transmitter,channel loss equalization,CMOS,eye sampling phase adaptation,backplane transceiver,bit rate 28.3 Gbit/s,size 28 nm,power 829 mW
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要