A 96.4 dB high-pass delta-sigma modulator with dynamic biasing and tree-structured DEM

2016 14th IEEE International New Circuits and Systems Conference (NEWCAS)(2016)

引用 2|浏览6
暂无评分
摘要
This paper presents a switched-capacitor high-pass delta-sigma modulator that can directly convert a chopper modulated signal to the digital domain. Low power consumption is achieved by employing inverter-based amplifiers and dynamic biasing in the first amplifier with relaxed slew-rate requirements as a result of the multi-bit quantization. The mismatch errors in the switched-capacitor DAC are first-order noise shaped by a tree-structured dynamic element matching encoder. Schematic level simulations show that the high-pass modulator achieves a peak SNDR of 96.4 dB and a SFDR of 101 dBc over a bandwidth of 300 Hz. The total estimated power consumption of the modulator is 19.56 μW leading to a figure-of-merit of 0.6 pJ/conv.
更多
查看译文
关键词
dynamic biasing,tree-structured DEM,switched-capacitor high-pass delta-sigma modulator,chopper modulated signal conversion,digital domain,low power consumption,inverter-based amplifiers,figure-of-merit,schematic level simulations,tree-structured dynamic element matching encoder,first-order noise,switched-capacitor DAC,mismatch errors,multibit quantization,relaxed slew-rate requirements,power 19.56 muW
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要