A Subthreshold Sram With Embedded Data-Aware Write-Assist And Adaptive Data-Aware Keeper

2016 IEEE International Symposium on Circuits and Systems (ISCAS)(2016)

引用 2|浏览24
暂无评分
摘要
We propose a data-aware power cut-off write-assist 12T SRAM cell (DPC12T) which improves the write-ability to improve the write minimum operating voltage (V-MIN). Moreover, we propose an adaptive data-aware keeper (DAK) to lower the design conflicts among the keeper current, read current and the bit-line leakage current to improve the read stability and read V-MIN for single-ended read operation. Fabricated 40nm 8kb test chip macro with 64 cells per bit-line can achieve V-MIN 250 mV and 230 mV without and with enabling DAK at 6 MHz and 4 MHz, respectively. The SRAM test macro with 256, 512 and 1024 cells per bit-line demonstrates that DAK improves the read V-MIN by 9% to 21% at low supply voltages.
更多
查看译文
关键词
subthreshold SRAM,adaptive data-aware keeper,data-aware power cut-off write-assist 12T SRAM cell,DPC12T,write minimum operating voltage,DAK,keeper current,read current,bit-line leakage current,read stability,single-ended read operation,SRAM test macro,size 40 nm,voltage 250 mV,voltage 230 mV,frequency 6 MHz,frequency 4 MHz,storage capacity 8 Kbit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要