An area-efficient consolidated configurable error correction for approximate hardware accelerators.

DAC(2016)

引用 42|浏览84
暂无评分
摘要
Approximate adders are widely being advocated for developing hardware accelerators to perform complex arithmetic operations. Most of the state-of-the-art accuracy configurable approximate adders utilize some integrated Error Detection and Correction (EDC) circuitry. Consequently, the accumulated area overhead due to the EDC (integrated within individual adders) is significant. In this paper, we propose a low-cost Consolidated Error Correction (CEC) unit, that essentially corrects the accumulated error at the accelerator output. The proposed CEC is based on a mathematical model of approximation error. We integrate our CEC unit in approximate hardware accelerators deployed in different applications to demonstrate its area savings and speed enhancement compared to state-of-the-art.
更多
查看译文
关键词
area-efficient consolidated configurable error correction,approximate hardware accelerators,complex arithmetic operations,configurable approximate adders,error detection,EDC circuitry,consolidated error correction unit,CEC unit,mathematical model,approximation error,speed enhancement
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要