An architecture-level cache simulation framework supporting advanced PMA STT-MRAM

Proceedings of the 2015 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH´15)(2015)

引用 9|浏览42
暂无评分
摘要
With integration density on-chip rocketing up, leakage power dominates the whole power budget of contemporary CMOS technology based memory, especially for SRAM based on-chip cache. To overcome the aggravating “power wall” issue, some emerging memory technologies such as STT-MRAM (Spin transfer torque magnetic RAM), PCRAM (Phase change RAM), and ReRAM(Resistive RAM) are proposed as promising candidates for next generation cache design. Although there are several existing simulation tools available for cache design, such as NVSim and CACTI, they either cannot support the most advanced PMA (Perpendicular magnetic anisotropy) STT-MRAM model or lack the ability for multi-banked large capacity cache simulation. In this paper, we propose an architecture level design framework for cache design from device level up to array structure level, which can support the most advanced PMA STT-MRAM technology. The simulation results are analyzed and compared with those produced by NVSim, which prove the correctness of our framework. The potential benefits of PMA STT-MRAM used as multi-banked L2 and L3 cache are also investigated in the paper. We believe that our framework will be helpful for computer architecture researchers to adopt the PMA STT-MRAM in on-chip cache design.
更多
查看译文
关键词
architecture-level cache simulation framework,advanced PMA STT-MRAM,integration density on-chip,leakage power,power budget,contemporary CMOS technology based memory,SRAM based on-chip cache,power wall issue,memory technologies,spin transfer torque magnetic RAM,PCRAM,phase change RAM,ReRAM,resistive RAM,next generation cache design,NVSim,CACTI,perpendicular magnetic anisotropy,multibanked large capacity cache simulation,array structure level
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要