7.1 256Gb 3b/cell V-NAND flash memory with 48 stacked WL layers

2016 IEEE International Solid-State Circuits Conference (ISSCC)(2016)

引用 127|浏览96
暂无评分
摘要
Today's explosive demand for data transfer is accelerating the development of non-volatile memory with even larger capacity and cheaper cost. Since the introduction of 3D technology in 2014 [1], V-NAND is believed to be a successful alternative to planar NAND and is quickly displacing planar NAND in the SSD market, due to its performance, reliability, and cost competitiveness. V-NAND has also eliminated the cell-to-cell interference problem by forming an atomic layer for charge trapping [2], which enables further technology scaling. However, the etching technology required for creating a channel hole cannot keep up with the market-driven WL stack requirement. Therefore, total mold height reduction is unavoidable and this creates several problems. 1) reduced mold height increases resistance and capacitance for WLs due to the thinner layers being used. 2) channel hole critical dimension (CD) variation becomes problematic because the additional mold stack height aggravates uniformity, thereby producing WL resistance variation. Consequently, read and program performance degradation is inevitable, furthermore their optimization becomes more challenging.
更多
查看译文
关键词
nonvolatile memory,3D technology,SSD market,cell-to-cell interference problem,atomic layer,charge trapping,market-driven WL stack requirement,total mold height reduction,channel hole critical dimension variation,mold stack height,WL resistance variation,V-NAND flash memory
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要