A Customized Lattice Reduction Multiprocessor for MIMO Detection

2015 IEEE International Symposium on Circuits and Systems (ISCAS)(2015)

引用 13|浏览26
暂无评分
摘要
Lattice reduction (LR) is a preprocessing technique for multiple-input multiple-output (MIMO) symbol detection to achieve better bit error-rate (BER) performance. In this paper, we propose a customized homogeneous multiprocessor for LR. The processor cores are based on transport triggered architecture (TTA). We propose some modification of the popular LR algorithm, Lenstra-Lenstra-Lovasz (LLL) for high throughput. The TTA cores are programmed with high level language. Each TTA core consists of several special function units to accelerate the program code. The multiprocessor takes 187 cycles to reduce a single matrix for LR. The architecture is synthesized on 90 nm technology and takes 405 kgates at 210 MHz.
更多
查看译文
关键词
customized lattice reduction multiprocessor,MIMO symbol detection,multiple-input multiple-output symbol detection,bit error-rate performance,customized homogeneous multiprocessor,transport triggered architecture,TTA,Lenstra-Lenstra-Lovász,high throughput,high level programming,90 nm technology,radio spectrum
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要