A multimode CT ΔΣ-modulator with a reconfigurable digital feedback filter for semi-digital blocker/interferer rejection

ESSCIRC Conference 2015 - 41st European Solid-State Circuits Conference (ESSCIRC)(2015)

引用 11|浏览11
暂无评分
摘要
This paper presents a multimode-mode filtering ΔΣ-modulator for receivers with reconfigurable digitally enhanced blocker rejection. The required signal to noise ratio of the signal of interest is typically much lower than the required DR due to also received interfering signals. Therefore, it is of interest to build the ADC in the receiver with a high blocker tolerance, to reduce its required signal to noise ratio and even relax the rest of the receiver chain. For this purpose, a semi-digital implementation of a reconfigurable and frequency selective interferer suppression is proposed. The prototype is designed in a 28nm CMOS technology, occupies an area of 0.089mm 2 and achieves 59.4/57.9/50.4dB inband SNDR in a bandwidth of 8.9/18.3/38.3MHz, together with a power consumption of 12.5/14.3/15.6mW. Using the proposed technique, the modulator simultaneously achieves a out-of-band blocker tolerance which is even +18dB beyond full scale.
更多
查看译文
关键词
multimode continuous time delta-sigma modulator,reconfigurable digital feedback filter,semidigital blocker rejection,semidigital interferer rejection,reconfigurable interferer suppression,frequency selective interferer suppression,CMOS technology,size 28 nm,bandwidth 8.9 MHz,bandwidth 18.3 MHz,bandwidth 38.3 MHz,power 12.5 mW,power 14.3 mW,power 15 mW
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要