Large-scale packet classification on FPGA

2015 IEEE 26th International Conference on Application-specific Systems, Architectures and Processors (ASAP)(2015)

引用 12|浏览24
暂无评分
摘要
Packet classification is a key network function enabling a variety of network applications, such as network security, Quality of Service (QoS) routing, and other value-added services. Routers perform packet classification based on a predefined rule set. Packet classification faces two challenges: (1) the data rate of the network traffic keeps increasing, and (2) the size of the rule sets are becoming very large. In this paper, we propose an FPGA-based packet classification engine for large rule sets. We present a decomposition-based approach, where each field of the packet header is searched separately. Then we merge the partial search results from all the fields using a merging network. Experimental results show that our design can achieve a throughput of 147 Million Packets Per Second (MPPS), while supporting upto 256K rules on a state-of-the-art FPGA. Compared to the prior works on FPGA or multi-core processors, our design demonstrates significant performance improvements.
更多
查看译文
关键词
Internet,multicore processor,decomposition-based approach,FPGA-based packet classification engine,predefined rule set,network traffic data rate,network function,state-of-the-art FPGA,large-scale packet classification
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要