A Fully Synthesizable Injection-Locked Pll With Feedback Current Output Dac In 28 Nm Fdsoi

IEICE ELECTRONICS EXPRESS(2015)

引用 7|浏览7
暂无评分
摘要
A feedback current output digital to analog converter (DAC) is proposed to improve the linearity of frequency and reduce the power consumption in this synthesized PLL. All circuit blocks are implemented with standard cells from digital library and place-and-routed automatically without any manual routing. The proposed PLL has been fabricated in a 28 nm fully depleted silicon on insulator (FDSOI) technology. The measurement results show that this synthesized injection-locked PLL consumes 1.4mW from 1V supply while achieving a figure of merit (FoM) of -235.0 dB with 1.5 ps RMS jitter at 1.6 GHz. This chip occupies only 64 mu m x 64 mu m layout area with the advanced 28 nm FDSOI process. To the best knowledge of the authors, the PLL presented in this paper achieves the smallest area to date.
更多
查看译文
关键词
standard cell, synthesizable PLL, low power, low jitter, small area, gated edge injection
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要