Hybrid Synchronous/Stationary Reference Frame Filtering based PLL

IEEE Trans. Industrial Electronics(2015)

引用 46|浏览5
暂无评分
摘要
Designing an effective phase-locked loop (PLL) for three-phase applications is the objective of this paper. The designed PLL structure is able to provide an accurate estimation of grid voltage frequency and phase even in the presence of all harmonic components of both positive and negative sequences and dc offset in its input. It addition to offer a high disturbance rejection capability, the suggested PLL structure has a fast transient response and provides a settling time of around two cycles of fundamental frequency. The effectiveness of suggested PLL structure is confirmed using numerical results.
更多
查看译文
关键词
Delay signal cancelation (DSC), moving average filter (MAF), phase detection, phase-locked loop (PLL), synchronization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要