An Efficient VLSI Architecture of a Reconfigurable Pulse-Shaping FIR Interpolation

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2015)

引用 46|浏览104
暂无评分
摘要
This brief proposes a two-step optimization technique for designing a reconfigurable VLSI architecture of an interpolation filter for multistandard digital up converter (DUC) to reduce the power and area consumption. The proposed technique initially reduces the number of multiplications per input sample and additions per input sample by 83% in comparison with individual implementation of each stan...
更多
查看译文
关键词
Finite impulse response filters,Computer architecture,Interpolation,Adders,Hardware,Multiplexing,Very large scale integration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要