An efficient multiple precision floating-point Multiply-Add Fused unit.

Microelectronics Journal(2016)

引用 12|浏览62
暂无评分
摘要
Multiply-Add Fused (MAF) units play a key role in the processor׳s performance for a variety of applications. The objective of this paper is to present a multi-functional, multiple precision floating-point Multiply-Add Fused (MAF) unit. The proposed MAF is reconfigurable and able to execute a quadruple precision MAF instruction, or two double precision instructions, or four single precision instructions in parallel. The MAF architecture features a dual-path organization reducing the latency of the floating-point add (FADD) instruction and utilizes the minimum number of operating components to keep the area low. The proposed MAF design was implemented on a 65nm silicon process achieving a maximum operating frequency of 293.5MHz at 381mW power.
更多
查看译文
关键词
Floating-point,Multiply-Add Fused,Multiple precision,VLSI
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要