A 30-Gb/S 70-Mw One-Stage 4 : 1 Multiplexer In 0. 13-Mu M Cmos

D Kehrer, Hd Wohlmuth

IEEE JOURNAL OF SOLID-STATE CIRCUITS(2004)

引用 6|浏览0
暂无评分
摘要
A completely integrated 4:1 multiplexer for high-speed operation and low power consumption is presented. The circuit uses a new architecture where four data streams are multiplexed in one stage. Pulses with a duty cycle of 25% switch the inputs to the multiplexer (MUX) output. The pulses are generated from the clock signal and the divided clock signal. Measurement results show the performance of the IQ divider. Current-mode logic is used because of the higher speed compared to static CMOS and the robustness Against common-mode disturbances. The multiplexer uses no output buffer and. directly drives the 5042 environment. The lower number of gates compared to the conventional tree topology enables low-power design. Relaxed timing conditions are additional benefits of the one-stage MUX topology. The IC is fabricated in a 0.13-mum standard bulk CMOS technology and uses 1.5-V supply voltage. The MUX works up to 30 Gb/s and consumes 70 mW.
更多
查看译文
关键词
CMOS,current-mode logic,divider,inductive peaking,multiplexer,serializer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要