A Slice-Based Automatic Hardware/Software Partitioning Heuristic

H. Parandeh-Afshar, A. Tootoonchian,M. Yousefpour,O. Fatemi,M. Hashemi

2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS(2007)

引用 0|浏览40
暂无评分
摘要
In this paper, a novel level-based hardware/ software partitioning heuristic has been proposed. The algorithm operates on functional blocks of designs represented as directed acyclic graphs (DAG), with the objective of minimizing the processing time under various hardware area constraints. In most existing methods, the communication overhead and the fact that the vertices mapped onto the same computing unit have less communication, is overlooked during the partitioning decision, while the proposed algorithm considers this fact during partitioning.
更多
查看译文
关键词
hardware,computer aided design,directed acyclic graph,directed graphs,directed acyclic graphs
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要