High-performance high-κ/metal gates for 45nm CMOS and beyond with gate-first processing

2007 IEEE Symposium on VLSI Technology(2007)

引用 102|浏览51
暂无评分
摘要
Gate-first integration of band-edge (BE) high-κ/metal gate nFET devices with dual stress liners and silicon-on-insulator substrates for the 45nm node and beyond is presented. We show the first reported demonstration of improved short channel control with high-κ/metal gates (HK/MG) enabled by the thinnest T inv (≪12Å) for BE nFET devices to-date, consistent with simulations showing the need for ≪14Å T inv at Lgate≪35nm. We report the highest BE HK/MG nFET Idsat values at 1.0V operation. We also show for the first time BE high-κ/metal gate pFET's fabricated with gate-first high thermal budget processing with thin T inv (≪13Å) and low Vts appropriate for pFET devices. The reliability in these devices was found to be consistent with technology requirements. Integration of high-κ/metal gate nFET's into CMOS devices yielded large SRAM arrays.
更多
查看译文
关键词
CMOS devices,gate-first processing,dual stress liners,silicon-on-insulator substrates,short channel control,thermal budget processing,SRAM arrays,high-kappa/metal gate nFET devices,size 45 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要