Low resistive tungsten dual polymetal gate process for high speed and high density memory devices

Proceedings of the European Solid-State Device Research Conference(2007)

引用 5|浏览3
暂无评分
摘要
We developed ultra-low resistive tungsten dual polymetal gate memory device by using Ti-based diffusion barrier and a unique tungsten chemical vapor deposition (CVD) process with BA-based nucleation layer. The low resistive CVD-W (LRW) polymetal gate process not only reveals good gate oxide reliability comparable to PVD-W process, but also highly improved transistor performances such as signal delay characteristics.
更多
查看译文
关键词
chemical vapour deposition,titanium
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要