Reducing test point overhead with don't-cares

Midwest Symposium on Circuits and Systems Conference Proceedings(2012)

引用 0|浏览12
暂无评分
摘要
Test points provide additional control to design logic and can improve circuit testability. Traditionally, test points are activated by a global test enable signal, and routing the signal to the test points can be costly. To address this problem, we propose a new test point structure that utilizes controllability don't-cares to generate local test point activation signals. To support the structure, we propose new methods for extracting don't-cares from assertions and finite state machines in the design. Our empirical evaluation shows that don't-cares exist in many designs and can be used for reducing test point overhead.
更多
查看译文
关键词
encoding,registers,controllability,logic design,routing,algorithm design and analysis,resistance,logic gates,finite state machines
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要