A 56-Gb/S Wireline Transceiver In 20nm Cmos

2015 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS)(2015)

引用 1|浏览37
暂无评分
摘要
A feasibility of a 56-Gb/s CMOS transceiver is discussed. Simulations showed that the CMOS-inverter-based transmitter can generate 56-Gb/s signals with an inductive peaking. A receiver front-end suited for baud-rate clock recovery is demonstrated in 20-nm CMOS. Sharing the comparators for the data decision and phase detection minimizes the number of comparators in the front-end and reduces the power consumption. The front-end has a continuous-time linear equalizer followed by a 1-tap speculative decision-feedback equalizer. The front-end operates at 56Gb/s with a bit error rate of less than 10(-12) with a 0.4UI margin in the bathtub curve. It occupies 0.27mm(2) and consumes 177mW of power from a 0.9-V supply.
更多
查看译文
关键词
CMOS technology,Decision feedback equalizers,equalizers,inductors,transceivers
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要