Design and characterization of a multi-RC-triggered MOSFET-based power clamp for on-chip ESD protection

Junjun Li, Gauthier, R., Mitra, S., Putnam, C.

electrical overstress/electrostatic discharge symposium(2006)

引用 45|浏览31
暂无评分
摘要
We present a novel multi-RC-triggered MOSFET-based power clamp with up to 70% trigger circuit area reduction and improved transient HBM, MM, and CDM ESD clamping performance. A three-stage RC-trigger circuit design gives a 300 ns self-shutdown time during power-up for mistrigger leakage current control and an improved mistrigger immunity down to 1 mus power-up rise time. TLP and HBM hardware characterization data from a 90 nm CMOS technology show >5A failure current and >3 kV HBM robustness for a designed MOSFET width of 4000 mum.
更多
查看译文
关键词
CMOS integrated circuits,MOSFET,RC circuits,clamps,electrostatic discharge,CMOS technology,electrostatic discharge,mistrigger leakage current control,multiRC-triggered MOSFET design,on-chip ESD protection,power clamp,self-shutdown time,size 4000 mum,size 90 nm,time 300 ns,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要