Low-Power, High-Speed Fft Processor For Mb-Ofdm Uwb Application

VLSI CIRCUITS AND SYSTEMS V(2011)

引用 2|浏览3
暂无评分
摘要
This paper presents a low-power, high-speed 4-data-path 128-point mixed-radix (radix-2 & radix-2(2)) FFT processor for MB-OFDM Ultra-WideBand (UWB) systems. The processor employs the single-path delay feedback (SDF) pipelined structure for the proposed algorithm, it uses substructure-sharing multiplication units and shift-add structure other than traditional complex multipliers. Furthermore, the word lengths are properly chosen, thus the hardware costs and power consumption of the proposed FFT processor are efficiently reduced. The proposed FFT processor is verified and synthesized by using 0.13 mu m CMOS technology with a supply voltage of 1.32 V. The implementation results indicate that the proposed 128-point mixed-radix FFT architecture supports a throughput rate of 1Gsample/s with lower power consumption in comparison to existing 128-point FFT architectures.
更多
查看译文
关键词
low-power,FFT,MB-OFDM Ultra-Wideband,mixed-radix,complex multiplier
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要