Synthesis Of A Timing-Error Detection Architecture

2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM(2008)

引用 1|浏览9
暂无评分
摘要
Delay variation can cause a design to fail its timing specification. Ernst in [5] observes that the worst delay of a design is least probable to occur. They propose a mechanism to detect and correct occasional errors while the design can be optimized for the common cases. Their experimental results show significant performance (or power) gain as compared with the worst-case design. However, the architecture in [5] suffers the short path problem which is difficult to resolve. In this paper, we propose a novel error-detecting architecture to solve the short path problem. Our experimental results show considerable performance gain can be achieved with reasonable area overhead.
更多
查看译文
关键词
circuits,error detection,logic design,logic,computer architecture,design optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要