FDSOI process/design full solutions for ultra low leakage, high speed and low voltage SRAMs

2013 Symposium on VLSI Technology(2013)

引用 39|浏览41
暂无评分
摘要
We propose for the first time a complete SRAM offer in FDSOI technology, covering low leakage, high speed and low voltage customer requirements, through simple and innovative process/design solutions. Starting from a bulk-design direct porting, we evidenced +50% and +200% Iread at Vdd=1V and 0.6V, respectively vs 28LP bulk. Additionally, -100mV Vmin reduction has been demonstrated with 28FDSOI. Alternative flip-well and single well architecture provides further speed and Vmin improvement, down to 0.42V on 1Mb 0.197μm 2 . Ultimate stand-by leakage below 1pA on 0.120μm 2 bitcell at Vdd=0.6V is finally reached by taking the full benefits of the back bias capability of FDSOI.
更多
查看译文
关键词
FDSOI process,FDSOI design,ultra low leakage SRAM,high speed SRAM,low voltage SRAM,bulk-design direct porting
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要