Hw/Sw Co-Design For Multi-Core System On Esl Virtual Platform

2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)(2011)

引用 4|浏览11
暂无评分
摘要
Multi-core system and the associated software parallelization techniques have become one of the major trends of SoC design. A multi-core system with high hardware efficiency and software parallelism has the potential of achieving higher system performance and lower power consumption. This paper reveals how system performance prediction and analysis for multi-core system can be done at early design stage before having implemented the real chip by adopting ESL design methods and virtual platform techniques that has high timing accuracy and simulation speed. Based on the multi-core ESL virtual platform, we have performed one to eight DSP-cores system performance analysis and obtained the performance trend observation. Moreover, the software parallelization experiments to observe the performance improvement are explored.
更多
查看译文
关键词
design method,system on chip,parallel processing,system performance,chip,decoding,memory management,hardware,multicore processing,video processing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要