External Latchup Characteristics Under Static And Transient Conditions In Advanced Bulk Cmos Technologies

2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL(2007)

引用 6|浏览32
暂无评分
摘要
External latchup phenomena in 65nm CMOS technology under transient events are studied. The effect of different design schemes such as injector to detector spacing, detector orientation, guardring protection strategy and also process factors such as wafer resistivity are investigated. The distance of latchup structures from injector devices inside I/O cells is found to be crucial for the latchup robustness of hardware. Guardring protection strategies with second guardring surrounding the latchup structure are proven to be more robust than that of a single guardring. The substrate resistivity can have a very strong impact to the latchup characteristics of hardware. For distances beyond 5um between latchup structure and injection device is one of the key factors determining the latchup triggering current levels.
更多
查看译文
关键词
hardware,thyristors,robustness,cmos integrated circuits,cmos technology,microelectronics,detectors,conductivity,electrostatic discharge
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要