A 2x22.3gb/S Sfi5.2 Serdes In 65nm Cmos

2009 ANNUAL IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM - 2009 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST 2009(2009)

引用 0|浏览47
暂无评分
摘要
A 2 x 21.5-22.3 Gb/s to 4 x 10.7-11.2 Gb/s SFI5.2 compliant two-chip SerDes for a 40 Gb/s optical transponder module has been fabricated in 65 nm 12-metal CMOS. The deserializer receives 2 x 20 Gb/s data from a TIA and outputs SFI 5.2 4 x 10 Gb/s data and 10 Gb/s deskew channel. The serializer receives SFI5.2 inputs and outputs 2 x 20 Gb/s for the optical DQPSK modulator. Although inductor-peaked CML is needed in the deserializer 20 Gb/s input limiting amplifier (LA) and the serializer output stages, power reduction to 3 W for both IC's is effected by deserializing to 16 x 2.5 Gb/s internally and implementing the core logic using standard CMOS circuits.
更多
查看译文
关键词
SFI 5.2, DQPSK, LA, CDR, Serializer, Deserializer, Mux, Demux
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要