A New Low Power Flash ADC Using Multiple-Selection Method

IEEE Conference on Electron Devices and Solid-State Circuits(2007)

引用 10|浏览11
暂无评分
摘要
This paper presents new low power CMOS flash Analog-to-Digital Converter (ADC) using multiple-selection method. As an example of 6-bit flash ADC, we use three extra comparators in our design to divide the next stage into four sections and control the switches whether can proceed to the 4-bit modified flash ADC or not. We use multiple-selection method to let only one section of the 4-bit modified flash ADC is allowed to operate, which achieve the aim of the low power consumption. Simulation and experimental results show that this proposed 6-bit flash ADC consumes about 19.2mW at 800M sample/s with 3.3V supply voltage in TSMC 0.35 mu m 2P4M process. Compared with the traditional flash ADC, this multiple-selection method can reduce about 80.3% in power consumption.
更多
查看译文
关键词
low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要