VLSI architectures for layered decoding for irregular LDPC codes of IEEE 802.11n
mag(2013)
摘要
We present a new multi-rate architecture for decoding block LDPC codes in IEEE 802.11n standard. The proposed architecture utilizes the value-reuse property of offset min-sum, block-serial scheduling of computations and turbo decoding message passing algorithm. Techniques of data-forwarding and out-of-order processing are used to deal with the irregularity of the codes. The decoder has the following advantages when compared to recent state-of-the-art architectures: 55% savings in memory, reduction of routers by 50% and increase of throughput by 2x.
更多查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络