Rectilinear Steiner Minimal Tree among obstacles

ASIC, 2003. Proceedings. 5th International Conference on(2003)

引用 43|浏览12
暂无评分
摘要
Rectilinear Steiner Minimal Tree (RSMT) is one of the key problems in VLSI/ULSI physical design. RSMT construction among obstacles is often used as an accurate estimation for wire length and delay throughout the process of routing, even placement and floorplanning. This paper studies RSMT problem among obstacles and presents an O(mn) 2-step heuristic for multi-terminal tree construction, where m is the number of obstacles and n is the number of terminals. This heuristic has been implemented and tested on MCNC benchmarks. The experimental results are encouraging.
更多
查看译文
关键词
MCNC benchmarks,O(mn) 2 step heuristic,VLSI/ULSI physical design,floorplanning,multiterminal tree construction,obstacles,rectilinear Steiner minimal tree construction,routing process,wire length
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要