A Multi–Alphabet Arithmetic Coding Hardware Implementation for Small FPGA Devices

JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS(2013)

引用 5|浏览11
暂无评分
摘要
Arithmetic coding is a lossless compression algorithm with variable-length source coding. It is more flexible and efficient than the well-known Huffman coding. In this paper we present a non-adaptive FPGA implementation of a multi-alphabet arithmetic coding with separated statistical model of the data source. The alphabet of the data source is a 256-symbol ASCII character set and does not include the special end-of-file symbol. No context switching is used in the proposed design which gives maximal throughput without pipelining. We have synthesized the design for Xilinx FPGA devices and used their built-in hardware resources.
更多
查看译文
关键词
arithmetic coding,compression algorithm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要