High Speed Power Efficient CMOS Inverter Based Current Comparator in UMC 90 nm Technology

International Journal of Electrical and Computer Engineering(2016)

引用 3|浏览1
暂无评分
摘要
A novel power-speed efficient current comparator is proposed in this paper. It comprises of only CMOS inverters in its structure, employing a simple biasing method. The structure offers simplicity of design. It posesses the very desirable features of high speed and low power dissipation, making this structure a highly desirable one for various current mode applications. The simulations have been performed using UMC 90 nm CMOS technology and the results demonstrate the propagation delay of about 3.1 ns and the average power consumption of 24.3 µW for 300 nA input current at supply voltage of 1V.
更多
查看译文
关键词
propagation delay,power dissipation,cmos inverter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要