Stress Control During Thermal Annealing Of Copper Interconnects

APPLIED PHYSICS LETTERS(2011)

引用 27|浏览48
暂无评分
摘要
Grain growth of Cu interconnects in an ultralow k dielectric was achieved at an elevated anneal temperature of 300 degrees C without stress voiding related problems. For this, a TaN metal passivation layer was deposited on the Cu interconnect surface prior to the thermal annealing process, which suppressed void formation within the Cu features during the anneal process and reduced inelastic deformation within the interconnects after cooling down to room temperature. As compared to the conventional anneal process at 100 degrees C, the passivation layer enabled further Cu grain growth at elevated temperatures, which then resulted in lower electrical resistance in the Cu interconnects. (c) 2011 American Institute of Physics. [doi: 10.1063/1.3551627]
更多
查看译文
关键词
grain growth,room temperature,electrical resistance,thermal annealing,copper
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要