Comparison Of Gate Geometries For Tunable, Local Barriers In Inas Nanowires

JOURNAL OF APPLIED PHYSICS(2012)

引用 6|浏览25
暂无评分
摘要
We report measurements and analysis of gate-induced electrostatic barriers for electron transport in InAs nanowires. Three types of local gates are analyzed; narrow gates (50-100 nm) located on top of or below the nanowire, and wide gates overlapping the interfaces between nanowire and source and drain electrodes. We find that applying negative potentials to the local gate electrodes induces tunable barriers of up to 0.25 eV and that transport through the wire can be blocked at neutral and slightly positive potentials on the nanowire-contact gates, indicating that built-in barriers can exist at the nanowire-contact interface. The contact gates can be biased to remove the unwanted interface barriers occasionally formed during processing. From the temperature dependence of the conductance, the barrier height is extracted and mapped as a function of gate voltage. Top and bottom gates are similar to each other in terms of electrostatic couplings (lever arms similar to 0.1-0.2 eV/V) and threshold voltages for barrier induction (V-g similar to -1 to -2 V), but low temperature gate sweeps suggest that device stability could be affected by the differences in device processing for the two gate geometries. (C) 2012 American Institute of Physics. [http://dx.doi.org/10.1063/1.4759248]
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要