A 4mw Wide Bandwidth Ring-Based Fractional-N Dpll With 1.9ps(Rms) Integrated-Jitter

2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC)(2015)

引用 2|浏览19
暂无评分
摘要
In this paper, a ring oscillator based fractional-N DPLL that achieves low jitter by extending bandwidth using noise cancellation techniques is presented. A dual-path digital loop filter architecture is employed to resolve the Delta Sigma DAC quantization noise challenge. Fabricated in 65nm CMOS process, the proposed PLL operates over a wide frequency range of 4GHz-5.5GHz and achieves 1.9ps(rms) jitter while consuming only 4mW. The measured in-band phase noise is better than -96 dBc/Hz at 1MHz offset. The proposed FNDPLL achieves wide bandwidth up to 6MHz using a 50 MHz reference. The FoM is -228.5dB, which is at least 20dB better than all reported ring-based FNDPLLs.
更多
查看译文
关键词
DPLL,Fractional-N,ring VCO,DCO,jitter,time amplifier,TDC,fractional divider,DTC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要