Scalable Sequence-Constrained Retention Register Minimization In Power Gating Design

Ting-Wei Chiang,Kai-Hui Chang, Yen-Ting Liu,Jie-Hong R. Jiang

2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC)(2015)

引用 9|浏览0
暂无评分
摘要
Retention registers are utilized in power gating design to hold design state during power down and to allow safe and fast system reactivation. Since a retention register consumes more power and costs more area than a non-retention register, it is desirable to minimize the use of retention registers. However, relaxing retention requirement to a minimal subset of registers can be computationally challenging. In this paper, we adopt satisfiability solving for scalable selection of registers whose retention is unnecessary and exploit input sequence constraints to increase the number of non-retention registers. Empirical results on industrial benchmarks show that our proposed methods are efficient and effective in identifying non-retention registers.
更多
查看译文
关键词
Partial retention,Synthesis,Formal methods
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要