A 0.8 μm CMOS, Double Polysilicon EEPROM Technology Module Optimized for Minimum Wafer Cost

Edinburgh, Scotland(1994)

引用 25|浏览2
暂无评分
摘要
A novel process technology has been developed for "smart" analog and mixed-signal products requiring embedded EEPROM. The technology is a modular addition to a 0.8 μm, single polysilicon, double metal baseline CMOS process. The EEPROM process architecture is defined with the primary goal of minimizing the number of additional process steps driven by wafer cost considerations. A double polysilicon architecture is chosen to allow for the formation of an integral, linear interpoly capacitor and to reduce the EEPROM cell size. The module requires 3 additional masks beyond those of the baseline CMOS and adds 20% to the wafer cost. An anti-lock braking system (ABS) chip with a 64 byte EEPROM core has been designed and fabricated to demonstrate the technology.
更多
查看译文
关键词
chip,cost function,logic gates,eprom,cmos integrated circuits,capacitors,electrodes,computer architecture,oxidation,voltage,anti lock braking system,cmos technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要