A Reference-Less Single-Loop Half-Rate Binary Cdr

Solid-State Circuits, IEEE Journal of(2015)

引用 47|浏览14
暂无评分
摘要
This paper proposes a half-rate single-loop reference-less binary CDR that operates from 8.5 Gb/s to 12.1 Gb/s (36% capture range). The high capture range is made possible by adding a novel frequency detection mechanism which limits the magnitude of the phase error between the input data and the VCO clock. The proposed frequency detector produces three phases of the data, and feeds into the phase detector the data phase that minimizes the CDR phase error. This frequency detector, implemented within a 10 Gb/s CDR in Fujitsu's 65 nm CMOS, consumes 11 mW and improves the capture range by up to 6x when it is activated.
更多
查看译文
关键词
Burst-mode CDR,clock and data recovery,cycle-slipping,frequency detection,gated VCO
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要