Towards a power and energy efficient use of partial dynamic reconfiguration

Reconfigurable Communication-centric Systems-on-Chip(2011)

引用 4|浏览2
暂无评分
摘要
Nowadays, System-on-Chip architectures are composed of several execution resources which support complex applications. These applications increasingly need flexibility to adapt to their environment. Embed a reconfigurable resource in these SoC enables to flexibilize the hardware by sharing silicon area and limiting the cost of the global circuit. Partial reconfiguration is more and more used since it enables to fully exploit the resource but there is few work in the characterization of the energy consumption during reconfiguration. This paper presents the work on modeling energy using partial dynamic reconfiguration with empty tasks to reduce power consumption and an example on an application.
更多
查看译文
关键词
power aware computing,reconfigurable architectures,silicon,system-on-chip,SoC,energy consumption,energy efficiency,partial dynamic reconfiguration,power consumption reduction,power efficiency,system-on-chip architecture
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要