Design and measurement of a compact on-interposer passive equalizer for chip-to-chip high-speed differential signaling

Electromagnetic Compatibility of Integrated Circuits(2013)

引用 6|浏览14
暂无评分
摘要
In this paper, a compact on-interposer passive equalizer for chip-to-chip high-speed differential signaling was proposed and experimentally verified. By using the parasitic resistance and inductance of the coil-shaped on-interposer metal line, the proposed on-interposer passive equalizer achieves not only the wide-band equalization but also the compact size. Moreover, the symmetric structure of the proposed equalizer maintains the balance between the differential signals. The remarkable performance of the proposed on-interposer passive equalizer for differential signaling was successfully verified by a frequency- and time-domain measurement of up to 10 Gbps.
更多
查看译文
关键词
equalisers,frequency-domain analysis,high-speed integrated circuits,integrated circuit design,time-domain analysis,chip-to-chip high-speed differential signaling,coil-shaped on-interposer metal line,compact on-interposer passive equalizer,compact size,differential signaling,frequency-domain measurement,parasitic resistance,symmetric structure,time-domain measurement,wide-band equalization,differential data transmission,inter-symbol interference (isi),on-interposer passive equalizer,silicon-interposer,frequency domain analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要