Computationally efficient implementation of video rectification in an FPGA for stereo vision applications

Information and Automation for Sustainability(2010)

引用 6|浏览5
暂无评分
摘要
In order to obtain depth perception in computer vision, it is needed to process pairs of stereo images. This process is computationally challenging to be carried out in real-time, because it requires the search for matches between objects in both images. Such process is significantly simplified if the images are rectified. Stereo image rectification involves a matrix transformation which when done in software will not produce real-time results although it is very demanding. Therefore, the video streaming and matrix transformation are not usually implemented in the same system. Our product is a stereo camera pair which produces a rectified real time image output with a resolution of 320×240 at a frame rate of 15FPS and delivers them via a 100-Ethernet interface. We use a Spartan 3E FPGA for real-time processing within which we implement an image rectification algorithm.
更多
查看译文
关键词
computer vision,field programmable gate arrays,stereo image processing,video signal processing,spartan 3e fpga,matrix transformation,stereo camera pair,stereo image rectification,stereo vision applications,video rectification,video streaming,real time processing,synchronization,depth perception,oscillators,real time,stereo vision,pixel
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要