A subthreshold SRAM cell tolerant to random dopant fluctuations

Mehr, A.R.A.,Madadi, I., Afzali-Kusha, A.

Electron Devices and Solid-State Circuits(2010)

引用 0|浏览1
暂无评分
摘要
In this paper, we propose a subthreshold SRAM cell tolerant to random dopant fluctuations. The proposed 12T structure has a lower power consumption and larger write and read SNMs. In addition, the read operation is performed differentially at a high read current. The improvements are obtained at the cost of additional area. In addition, the proposed cell adds one junction capacitance per cell to the bitlines. Using SOI/FINFET structures the added capacitance may be minimized. To evaluate the efficiency of the proposed cell structure, several parameters of SRAM and their variations under random dopant fluctuations are studied. In the study, different subthreshold SRAM structures are implemented and compared using a 32nm standard bulk MOSFET technology.
更多
查看译文
关键词
MOSFET,SRAM chips,silicon-on-insulator,MOSFET technology,SOI/FINFET structure,SRAM structure,capacitance,low power consumption,random dopant fluctuation,subthreshold SRAM cell,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要