Gate sizing in the presence of gate switching activity and input vector control

Very Large Scale Integration(2013)

引用 5|浏览21
暂无评分
摘要
We introduce a novel gate sizing approach that considers both the gate switching activity (SA) and gate input vector control leakage (IVC). We first extract SA using simulation and find promising input vectors. Next, in an iterative framework, we interchangeably conduct gate sizing and refining the IVC. As dictated by the new objective function, our algorithm conducts iterative gate freezing and unlocking with cut-based search for the most beneficial gate sizes under delay constraints. We evaluate our approach on standard benchmarks in 45 nm technology, showing promising improvement, achieving up to 62% (29% avg.) energy savings compared to the traditional objective function.
更多
查看译文
关键词
energy conservation,leakage currents,logic gates,IVC,cut-based search,delay constraints,energy savings,gate input vector control leakage,gate refining,gate sizes,gate sizing,gate switching activity,gate unlocking,input vectors,iterative framework,iterative gate freezing,objective function
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要