Test data compression strategy while using hybrid-BIST methodology

Rostov-on-Don(2013)

引用 0|浏览3
暂无评分
摘要
In this paper a strategy is proposed for compressing the test data while using concurrent hybrid-BIST methodologyfor testing SoCs. In the proposed method, in addition tousing BIST strategy for testing cores with deterministic sequential test patterns in an SoC( Without using scan chains), (ATE) is used for testing cores with deterministic test patterns through Test Access Mechanism (TAM) or functional bus. As will be shown in experimental results, this process compresses hybrid-BIST overall test patterns considerably that affects the overall Test Application Time (TAT) in comparison with pure deterministic, pure pseudo random, and combination of deterministic and pseudo random test patterns.
更多
查看译文
关键词
built-in self test,data compression,integrated circuit testing,sequential circuits,system-on-chip,SoC circuits,deterministic sequential test patterns,functional bus,hybrid-BIST methodology,pseudorandom test patterns,test access mechanism,test application time,test data compression strategy
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要