Maximizing ESD robustness of current-mode-logic (CML) driver with internal gate bias network

Electrical Overstress/Electrostatic Discharge Symposium(2013)

引用 24|浏览30
暂无评分
摘要
In this paper the ESD robustness of Current-Mode-Logic (CML) drivers with various gate bias configurations is first investigated to find an optimized bias condition. Circuit simulations with integrated ESD shell models are also performed to compare with the experimental data. Based on the experimental and simulation results, an internal ESD network is then proposed to bias the gates of transistors in CML driver to the optimized condition during an ESD event and to maximize the ESD protection performance.
更多
查看译文
关键词
circuit simulation,current-mode logic,driver circuits,electrostatic discharge,cml driver,esd event,esd protection performance,esd robustness,circuit simulations,current-mode-logic driver,gate bias configurations,integrated esd shell models,internal esd network,internal gate bias network,optimized bias condition
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要