A high-level synthesis flow for the implementation of iterative stencil loop algorithms on FPGA devices

DAC(2013)

引用 38|浏览29
暂无评分
摘要
The automatic generation of hardware implementations for a given algorithm is generally a difficult task, especially when data dependencies span across multiple iterations such as in iterative stencil loops (ISLs). In this paper, we introduce an automatic design flow to extract parallelism from an ISL algorithm and perform a design space exploration to identify its best FPGA hardware implementation, in terms of both area and throughput. Experimental results show that the proposed methodology generates hardware designs whose performance is comparable to the one of manually-optimized solutions, and orders of magnitude higher than the implementations generated by commercial high-level synthesis tools.
更多
查看译文
关键词
field programmable gate arrays,eda,iterative methods,high level synthesis,logic design,fpga,electronic design automation,embedded systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要