A self-timed two-stage flexible ALU implementation

Consumer Electronics(2012)

引用 0|浏览9
暂无评分
摘要
SOCs designed for embedded systems are now widely used on embedded multimedia devices. Processors in these devices may need capabilities to support some compound computations, and the most important of all is multiply and accumulate (MAC) operation. Thus DSP processors or special ALUs are designed to accelerate these computations. Besides the computation issue, how to improve the reliability, stability and power efficiency is also very important. It's well-known that asynchronous circuit can be used to address these issues. Thus, in this paper, we propose a dual-rail two-stage flexible ALU to achieve these goals. We also show the delay time for possible operation combinations.
更多
查看译文
关键词
digital signal processing chips,embedded systems,integrated circuit design,system-on-chip,dsp processors,mac,soc design,compound computations,embedded multimedia devices,multiply and accumulate operation,self timed two stage flexible alu implementation,alu,asynchronous circuit,soc,self-timed,logic gates,system on chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要