A routerless system level interconnection network for 3D integrated systems

San Francisco, CA(2009)

引用 0|浏览10
暂无评分
摘要
This paper describes a new architectural paradigm for fully connected, single-hop system level interconnection networks. The architecture is scalable enough to meet the needs of next generation multicore systems and can efficiently support multiple programming models including symmetric common memory architectures. We present preliminary data from simulations of a network model and the design of a demonstration chip in stacked 3D integration technology. Our simulations demonstrate that our fully distributed routing and control system allocates system bandwidth fairly with minimal overhead, even when demand is close to network saturation.
更多
查看译文
关键词
bandwidth allocation,memory architecture,multiprocessing programs,multiprocessing systems,multiprocessor interconnection networks,3D integrated system,memory multiprocessor programming model,multicore system,multiple programming model,network saturation,routerless system,single-hop system level interconnection network,symmetric common memory architecture,system bandwidth allocatation,3D integrated multicore systems,Multicore interconnections,System level interconnection network
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要