Challenges and solutions in modern analog placement

Tung-Chieh Chen, Ta-Yu Kuan, Chung-Che Hsieh,Chi-Chen Peng

VLSI-DAT(2012)

引用 2|浏览2
暂无评分
摘要
The analog placement problem is to place devices without overlap and design-rule-correction (DRC) error under position constraints (e.g. symmetry, cluster) such that some cost metric (e.g. area, wirelength) is optimized. However, modern analog design challenges have reshaped the placement problem. A modern analog placer also needs to consider device layout-dependent-effect (LDE) and interconnect parasitic effect. Because of multiple objectives, it is impossible to decide the single best placement. In this paper, we first introduce our placer that can explore multiple placements under position constraints so that a designer can analyze the trade-off among different objectives. Then, we provide some future research directions for the modern analog placement problem.
更多
查看译文
关键词
analogue circuits,circuit layout,interconnections,network synthesis,analog design,analog placement problem,cost metric optimization,design-rule-correction error,interconnect parasitic effect,layout-dependent-effect,position constraints
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要