Analysis of yield improvement techniques for CNFET-based logic gates

Ashraf, R., Chrzanowska-Jeske, M.,Narendra, S.G.

Nanotechnology(2011)

引用 3|浏览3
暂无评分
摘要
CNFET is one of the most promising candidates for a building block of post silicon era integrated circuits due to its excellent electronic properties. The presence of unwanted metallic tubes is identified as a major challenge towards building robust CNT based circuits. Metallic tubes negatively impact the performance, power and yield of CNFET-based circuits. Current CNT growth techniques described in the literature show a wide range, from close to 4% to almost 40%, of metallic tubes being initially present in CNFETs. We used Monte Carlo simulation to analyze yield improvement techniques in both cases; (1) when metallic tubes are present in CNFETs, and (2) when they are removed with extra processing techniques proposed by researches. We proposed design-based promising methods for yield improvement. Suggested and analyzed yield-improvement techniques include transistor, gate and circuit level approaches.
更多
查看译文
关键词
carbon nanotube field effect transistors,integrated circuit yield,logic gates,CNFET-based logic gates,Monte Carlo simulation,electronic properties,metallic tubes,yield improvement techniques,Carbon Nanotube Field Effect Transistor (CNFET),Robust Circuits,Yield,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要